/* Definition of RISC-V target for GNU compiler. Copyright (C) 2016-2020 Free Software Foundation, Inc. Contributed by Andrew Waterman (andrew@sifive.com). This file is part of GCC. GCC is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 3, or (at your option) any later version. GCC is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. You should have received a copy of the GNU General Public License along with GCC; see the file COPYING3. If not see . */ #ifndef GCC_RISCV_OPTS_H #define GCC_RISCV_OPTS_H enum riscv_abi_type { ABI_ILP32, ABI_ILP32E, ABI_ILP32F, ABI_ILP32D, ABI_LP64, ABI_LP64F, ABI_LP64D }; extern enum riscv_abi_type riscv_abi; enum riscv_code_model { CM_MEDLOW, CM_MEDANY, CM_PIC }; extern enum riscv_code_model riscv_cmodel; /* Keep this list in sync with define_attr "tune" in riscv.md. */ enum riscv_microarchitecture_type { generic, sifive_7 }; extern enum riscv_microarchitecture_type riscv_microarchitecture; enum riscv_align_data { riscv_align_data_type_xlen, riscv_align_data_type_natural }; #endif /* ! GCC_RISCV_OPTS_H */